(ISSN: 2395 3853), Vol. 7 Issue 1 January 2021

# A Comparative Study of Different mechanism of Low Power consumption full adder design

<sup>1</sup>Renu Yadav, <sup>2</sup>Ashish Raghuwanshi <sup>1</sup>M-Tech Scholar, <sup>2</sup>Assistant Professor Department of Electronics & Communication, IES, Bhopal

Abstract- The major style constraints in adder style are space and power dissipation. The ability dissipation in MOSFET is directly proportional to the output load capacitance and it's reciprocally proportional to the provision voltage, semiconductor device gain that in turn depends on the switch frequency, sub threshold outflow and switch time. During this paper, we've got bestowed the literature on developing with of high speed, less space full adder exploitation economical techniques. The improvement of the projected vogue are often done by using the assorted techniques. The parameters speed and space of the projected vogue are often improved by exploitation Carry Look Ahead Techniques. It conjointly reduces the circuit quality. The total adder could be an elementary building block of central method unit of a portable computer that's utilized among the best microprocessors for purpose of maintaining timers. Previously, a lot of economical style has been introduced for the design of inferiority operation, however we have a tendency to tend to own given the eye to the carry look ahead and reversible gate techniques.

KEYWORDS: Energy Efficient Design, FA, CLA, Complexity, Area.

## **I INTRODUCTION**

Day by day IC technology is getting plenty of advanced in terms of favor and its performance analysis. A quicker vogue with lower power consumption and smaller house is implicit to the stylish electronic designs. Full adder sometimes have extended latency, giant house and consume substantial amount of power. Thence lowpower full adder vogue has become a really necessary half in VLSI system vogue. Everyday new approaches are being developed to vogue low-power full adder at technological, physical, circuit and logic levels. Since the complete adder is usually the slowest half throughout a system, the system's performance is ready by performance of the number. Put together full adder styles are the foremost area overwhelming entity throughout a mode. Therefore, optimizing speed and house of a full adder could also be a significant vogue issue nowadays. However, house and speed are generally conflicting constraints so as that rising speed results in larger areas and vice-versa. Put together house and power consumption of a circuit are linearly associated with.

Therefore a compromise has to be exhausted speed of the circuit for an even bigger improvement in reduction of house and power.

A higher illustration base effectively indicates to fewer digits. Embedded systems vogue focuses on low Power dissipation and system-on-chip. A reliable on-chip communication customary could be a should in any SOC. This section provides associate informative review relating to the coming up with existing mechanism of full adder combinatory circuit.

Energy conversion is required to represent an amendment in signal price. If energy exists solely in one kind, i.e. electrical energy, then there's only 1 irreversible energy conversion from electrical energy to heat. To interrupt this unidirectional conversion, researchers have introduced another energy kind, i.e. magnetic flux energy, into the digital circuit. If one relates the signal amendment to the conversion of electrical energy to magnetic energy the supposed "energy-recovery" is completed. This is often the tactic by that the irreversible conversion from electrical energy to heat caused by dissipative parts, i.e. resistors, is basically reduced or avoided. The energy conversion from field of force to magnetic flux and the other way around implies that circuits ought to be furnished with AC power. During this case, signals within the circuits ought to even be alternating quantities. The latter has been extensively employed in dynamic CMOS logic, clocked CMOS logic and numerous domino logics. However, those circuits still think about DC power, and also the energy conversion remains as electrical energy to heat. There's want for additional study within the case of circuits furnished with AC power. The AC power controls the operating rhythm of the circuit and acts because the clock, referred to as the power-clock.

The analysis shows that the adopted power clock with step by step ever-changing method throughout its rising and falling dissipates solely less energy for charging and discharging the node capacitance through the conducting of MOS junction transistor. The "adiabatic" shift operation is resulted, by that a brand new approach to style low power CMOS circuits is projected. Clocked CMOS circuits with step by step rising and falling power-clock were expected to get a major energy saving. It attracts several researchers to check this issue in recent years. However, the operational constraint that the signaling ought to track the ability clock's step by step

# International Journal of Engineering Technology and Applied Science

(ISSN: 2395 3853), Vol. 7 Issue 1 January 2021

rising and falling behavior to accomplish the charging and discharging method will increase the problem within the circuit style. At present, the prevailing analysis either adopts retractile cascade power clock or adopts multiple part power clock with memory schemes.

The new analysis on the energy recovery CMOS circuit ought to begin from its basic theory, together with the fundamental algebraically expressions and also the basic properties of clocked signals. At identical time, each the fundamental clocked CMOS gate and also the clocked flip-flop, the fundamental unit of energy recovery CMOS circuits, ought to be investigated at the start. With the higher than read this analysis can target these 2 topics.

A variety of full adder's victimization static and dynamic logic designs has been according in literature, thirty four of that are declared by (Jiang et al 2008) alone, together with the foremost well-known static complementary CMOS adder's victimization twenty eight transistors and forty transistors.

#### **II LITERATURE SURVEY**

The analysis [1] introduce that the total adder cells play a significant role in various VLSI circuits. Therefore, style of AN energy-efficient full adder that operates faithfully in submicron technologies has become a good concern in recent years. Some antecedently designed cells suffer from non-full swing outputs, high-energy consumption and low speed problems. During this paper, 2 high-speed, low-power and full swing full adder circuits' are designed in 90-nm CMOS technology. Per simulation results, the projected circuits have rail to rail output signals. Also, associate improvement of 12%-52%, 7%-48% and 28%-68% has been achieved in delay, power consumption and power-delay product (PDP), respectively.

In this paper [2], hybrid logic vogue is adopted to style the total adder. The most objective of this style is to realize Low power and high speed. Hybrid logic vogue used is that the combination of C-CMOS logic (Complementary Metal compound Semiconductor) and Transmission gate (TG) logic. The Circuit was enforced victimization Micro-wind tool in 90nm and 180nm technology. Performance metrics of power and speed are compared with existing adder styles like standard CMOS adder, Transmission gate adder (TGA) and Transmission operate adder (TFA). Average Power consumption of the projected style is found to be 1.114 µW at 90nm for 1.2V provide and 5.641 µW at 180nm for 1.8Vsupply. Delay within the signal propagation is measured as 0.011ns and 0.087ns for 90nm and 180nm technologies severally. Therefore intense very low power and needs less time than existing styles for constant testing setting. Power Delay Product (PDP) is calculated as product of Power and delay values signifies energy demand of the

planning. Projected style needs seventy one less energy than TFA and 81 less energy than TGA and 92 less energy than standard CMOS adder.

The analysis article [3] projected that the coming up with multipliers that are of high-speed, low power, and regular in layout area unit of considerable analysis interest. Speed of the multiplier factor is accrued by reducing the generated partial merchandise. Several makes an attempt are created to cut back the quantity of partial merchandise generated in a very multiplication method one among them is array multiplier factor. Array multiplier factor 0.5 adder are wont to total the carry merchandise in reduced time. Achieving high speed integrated circuits with low power consumption may be a major concern for the VLSI circuit designers. Most arithmetic operations are done victimization multiplier factor, that is that the nation intense part within the digital circuits. Primarily the method of multiplication is realized in hardware in terms of shift and add operation. The optimization of adder has light-emitting diode to the advance in performance of multiplier factor. During this paper, a changed full adder victimization electronic device is projected to realize low power consumption of multiplier factor. To research the potency of projected style, the standard array multiplier factor structure is employed. The styles are developed victimization Verilog lipoprotein and also the functionalities are verified through simulation victimization Xilinx. The ASIC synthesis results of the projected multiplier factor shows a mean reduction of 35.45% in power consumption, 40.75% in space, and 15.65% in delay compared to the prevailing approaches.

In fashionable applied science and quantum computation [4], reversible logic plays a important role because it has negligible impact on physical entropy. Reversible logic gates have same variety of input and output thus power loss as a result of bit erase operation is avoided. There are several reversible logic structures might perform completely different Arithmetic and logic operations as ancient or classical logic structures can do. During this paper, 2 reversible logic structures are projected which might perform operation of addition. These logic structures specifically projected style I and projected style II, generate carry output and carry propagate signal on the premise of 2 reversible logic gates referred to as Fredkin gate and nuclear physicist gate. Performance of projected styles is evaluated in terms of quantum value, constant input, garbage output and delay. It's found that projected style II may be a more sensible choice over projected style I and a few different existing styles.

The Paper [5] mentioned the comparative analysis varied} Fin-FET primarily based full adder cells designed with various logic designs. The logic designs

# International Journal of Engineering Technology and Applied Science

# (ISSN: 2395 3853), Vol. 7 Issue 1 January 2021

used for implementation of Fin-FET primarily based 1bit full adder are Complementary MOS (CMOS), Transmission Gate (TG) and Complementary Pass-Transistor Logic (CPL). The simulations have being done at 10nm, 20nm and 32nm technology node for all full adder cell styles. PTM models for multi-gate transistors (PTM-MG) low power are used for simulations. The performance parameters that were measured, analyzed and compared are average power, outflow power, delay, and energy. It's ascertained that less power is consumed in Transmission Gate (TG) primarily based full adder than the Convention full adder and complementary pass-transistor logic (CPL) based full adder in 10nm technology node. Also, found reduction in delay, EDP, and PDP in TG primarily based full adder compared to different cell styles.

The paper [6] very large-scale integrated circuit (VLSI) style, supported today's CMOS technologies, face numerous challenges. Shrinking semiconductor unit dimensions, reduction in threshold voltage, and lowering power offer voltage, cause new issues like high run current, and increase in radiation sensitivity. As an answer for such style challenges, hybrid MTJ/CMOS based mostly style will resolve the problem of run power and produce the advantage of non-volatility. However, radiation-induced soft error remains a problem in such new styles as they have peripheral CMOS parts. As a result, these magnetic-based circuits are still susceptive to radiation effects. This paper proposes a radiation hardened and low power magnetic full-adder (MFA) for advanced microprocessors. Scrutiny with the previous work, the planned MFA is capable of tolerating any particle strike despite the iatrogenic charge. Besides, our MFA circuit offers a lower energy consumption in write operation as compared with previous counterparts. They conjointly counsel associate progressive modification to the planned MFA circuit to convey it the advantage of full non-volatility for future non-volatilizable microprocessors.

The analysis [7] introduce the answer of the intense downside of threshold loss that causes non-fullswing at the out-put of 1-bit full adder, an arrangement within which all the transistors are forced to control in sub-threshold regime is planned during this paper. However this may successively bring further space and delay overhead. During this work, full swing at the output of 1-bit full adder is preserved with reduced space and delay overhead. an extra electrical condenser operating within the differential voltage mode are replacement the semiconductor unit that's wont to scale back the edge loss downside at the output of 9T based mostly full adder as mentioned during this paper. Previous works associated with this domain issues regarding reduction of power of solely 1-bit adder. The work targets power and space reduction of 1/4/8/16 bit

adders. Planned adder shows most total power saving of 46.87 try to 25.99 cope with reference to 8T and 9T adder configurations respectively.

This paper [8] present, a 3 semiconductor unit XNOR gate. The planned XNOR gate is meant victimization CADENCE EDA tool and simulate mistreatment the SPECTRE VIRTUOSO at 180 nm technology. The planned results are compared with the previous existing styles in term of power and delay. It's ascertained that the ability consumption is reduced by 65.19% for 3 semiconductor unit XNOR gate and 48.11% for eight semiconductor unit full adder. It's conjointly ascertained that the delay is reduced by 31.82% for 3 semiconductor unit XNOR gate and 28.76% for eight semiconductor unit full adder.

This paper [9] proposes the look of a low power, high speed, and energy economical full adder mistreatment changed Gate Diffusion Input (GDI) and Mixed Threshold Voltage (MVT) theme in 45nm technology. The planned style on comparison with the normal full adder composed of CMOS transistors, transmission gates and Complementary Pass-Transistor Logic (CPL), severally, exhibited a substantial quantity of reduction in terms of average power consumption (Pavg), peak power consumption (Ppeak), delay time, power delay product (PDP), energy delay product (EDP) in addition as semiconductor unit count and thus extent. Pavg is as low as 7.61x10-7 watt whereas Ppeak is as low as 6.21x10-5 watt, delay time is found to be 2.05nano second whereas PDP is computed to be as low as 1.56x10-15 Joule and automatic data processing is evaluated to be as low as 3.20x10-24 Js for 0.9 potential unit power offer. The simulation of the planned style has been performed in HSPICE and therefore the layout has been designed in Micro-wind.

In this paper [10] they need designed the complete Adder victimization hybrid-CMOS logic style by dividing it in 3 modules in order that it may be optimized at numerous levels. Initial module is associate XOR-XNOR circuit that generates full swing XOR and XNOR outputs at the same time and have a decent driving capability. It conjointly consumes minimum power and provides higher delay performance. Second module may be a total circuit that is additionally a gate and uses carry input and therefore the output of the primary module as input to come up with total output. Third module may be a carry circuit that uses the output of the primary stage and alternative inputs to come up with carry output. Within the new full adder style we've planned new full adder circuit that scale back the ability consumption, delay between due to hold in and PDP by 12 to 100%. Simulations are meted out on HSPICE using TSMC 0.18 µm CMOS technology.

# International Journal of Engineering Technology and Applied Science

# (ISSN: 2395 3853), Vol. 7 Issue 1 January 2021

## **III PROBLEM STATEMENT**

Performance factors like power, delay, and layout space were evaluated with the prevailing styles like complementary pass-transistor logic, transmission gate adder, transmission operate adder, hybrid pass-logic with static CMOS output drive full adder. Because of toughness beside CMOS scaling and semiconductor size with the overhead of high input capacitance and demand of buffers, the adder victimization this static CMOS. Additionally this style proves the ability dissipation cause because of the stray capacitances and enormous length interconnects. The circuits style victimization CMOS logic with sizable amount of transistors and most length interconnect are bit by bit a lot of existing supplier to propagation delay, overall space and power consumption. The most goal of this work is to boost the various operate parameters like power dissipation, path propagation delay and variety of semiconductor utilized in full adder style compared with the antecedently existing ones.

Floating purpose (F.P.) addition could be a desirable operation for a large vary of applications. The most areas in that they work are area-efficient, dynamically configurable, multi preciseness design for F.P. addition. In our work the employment of transmission gate decreases the amount of transistors that overcomes the realm tradeoffs. The most downside of the parallel adder is that the delay rises linearly with the bit length. Thus planned style can have:

- ➢ How circuit elements get integrate?
- How to style and implement Dynamic CMOS gates and a group of experiments and results considering the options of the enforced gates.
- Representation of wiring property in adder circuit.
- Presentation of each gate level property like truth table.
- Representation of property of gates.
- ➢ For floating purpose numbers we tend to style an influence and space economical adder.
- To overcome slow speed of a parallel adder and propagation delay of the carry.
- The main downside of the parallel adder is that the delay rose linearly with the bit length.

## **IV CONCLUSION**

The economical module of the complete adder has been mentioned. When wholly learning these literatures we've an inclination to own over that the techniques that nonheritable are way more effective to reinforce the parameters of designed module of full adder. These facilitate in optimizing the system by victimization economical techniques. The complete adder style victimization transmission gates and reversible computer circuit approach can increase the speed to a wonderful extent however it'll increase the hardware quality. Also, we tend to efforts are going to be directed towards implementation of full adder vogue with wholly completely different circuit topology and improvement.

### REFERENCES

[1] Majid Amini Valashani and Sattar Mirzakuchaki, "Two New Energy-Efficient Full Adder designs", 24th Iranian Conference on Electrical Engineering (ICEE) IEEE 2016.

[2] M Nikhil Theja and Dr T Balakumaran, "Energy Efficient Low Power High Speed Full adder design using Hybrid Logic", International Conference on Circuit, Power and Computing Technologies [ICCPCT] IEEE 2016.

[3] S. Srikanth and I. Thahira Banu et al., "Low Power Array Multiplier Using Modified Full Adder", 2nd IEEE International Conference on Engineering and Technology (ICETECH), Coimbatore, TN, India, 17th & 18th March 2016.

[4] Varun Pratap Singh and manish rai, "Verilog Design of Full Adder Based on Reversible Gates", IEEE 2016.

[5] Shivani Sharma and Gaurav Soni, "Comparison Analysis of FINFET Based 1-Bit Full Adder Cell Implemented Using Different Logic Styles at 10, 22 and 32nm", IEEE 2016.

[6] Ramin Rajaei and Sina Bakhtavari Mamaghani, "Ultra-Low Power, Highly Reliable, and Nonvolatile Hybrid MTJ/CMOS Based Full-Adder for Future VLSI Design", IEEE Transactions on Device and Materials Reliability 2016.

[7] Sambhu Nath Pradhan and Vivek Rai et al., "Design of High Speed and Low Power Full Adder in Subthreshold Region", IEEE 2016.

[8] Sudhakar Alluri and M.Dasharatha et al., "Design of Low Power High Speed Full Adder Cell with XOR/XNOR Logic Gates", International Conference on Communication and Signal Processing IEEE 2016.

[9] Krishnendu Dhar, "Design of a Low Power, High Speed, Energy Efficient Full Adder Using Modified GDI and MVT Scheme in 45nm Technology", International Conference on Control, Instrumentation, Communication and Computational Technologies (ICCICCT) IEEE 2014.

[10] Mayur Agarwal and Neha Agrawal, "A New Design of Low Power High Speed Hybrid CMOS Full Adder", International Conference on Signal Processing and Integrated Networks (SPIN) 2014.